avr_device/devices/atmega2560/portg/
ddrg.rs1#[doc = "Register `DDRG` reader"]
2pub struct R(crate::R<DDRG_SPEC>);
3impl core::ops::Deref for R {
4 type Target = crate::R<DDRG_SPEC>;
5 #[inline(always)]
6 fn deref(&self) -> &Self::Target {
7 &self.0
8 }
9}
10impl From<crate::R<DDRG_SPEC>> for R {
11 #[inline(always)]
12 fn from(reader: crate::R<DDRG_SPEC>) -> Self {
13 R(reader)
14 }
15}
16#[doc = "Register `DDRG` writer"]
17pub struct W(crate::W<DDRG_SPEC>);
18impl core::ops::Deref for W {
19 type Target = crate::W<DDRG_SPEC>;
20 #[inline(always)]
21 fn deref(&self) -> &Self::Target {
22 &self.0
23 }
24}
25impl core::ops::DerefMut for W {
26 #[inline(always)]
27 fn deref_mut(&mut self) -> &mut Self::Target {
28 &mut self.0
29 }
30}
31impl From<crate::W<DDRG_SPEC>> for W {
32 #[inline(always)]
33 fn from(writer: crate::W<DDRG_SPEC>) -> Self {
34 W(writer)
35 }
36}
37#[doc = "Field `PG0` reader - Pin G0"]
38pub type PG0_R = crate::BitReader<bool>;
39#[doc = "Field `PG0` writer - Pin G0"]
40pub type PG0_W<'a, const O: u8> = crate::BitWriter<'a, u8, DDRG_SPEC, bool, O>;
41#[doc = "Field `PG1` reader - Pin G1"]
42pub type PG1_R = crate::BitReader<bool>;
43#[doc = "Field `PG1` writer - Pin G1"]
44pub type PG1_W<'a, const O: u8> = crate::BitWriter<'a, u8, DDRG_SPEC, bool, O>;
45#[doc = "Field `PG2` reader - Pin G2"]
46pub type PG2_R = crate::BitReader<bool>;
47#[doc = "Field `PG2` writer - Pin G2"]
48pub type PG2_W<'a, const O: u8> = crate::BitWriter<'a, u8, DDRG_SPEC, bool, O>;
49#[doc = "Field `PG3` reader - Pin G3"]
50pub type PG3_R = crate::BitReader<bool>;
51#[doc = "Field `PG3` writer - Pin G3"]
52pub type PG3_W<'a, const O: u8> = crate::BitWriter<'a, u8, DDRG_SPEC, bool, O>;
53#[doc = "Field `PG4` reader - Pin G4"]
54pub type PG4_R = crate::BitReader<bool>;
55#[doc = "Field `PG4` writer - Pin G4"]
56pub type PG4_W<'a, const O: u8> = crate::BitWriter<'a, u8, DDRG_SPEC, bool, O>;
57#[doc = "Field `PG5` reader - Pin G5"]
58pub type PG5_R = crate::BitReader<bool>;
59#[doc = "Field `PG5` writer - Pin G5"]
60pub type PG5_W<'a, const O: u8> = crate::BitWriter<'a, u8, DDRG_SPEC, bool, O>;
61#[doc = "Field `PG6` reader - Pin G6"]
62pub type PG6_R = crate::BitReader<bool>;
63#[doc = "Field `PG6` writer - Pin G6"]
64pub type PG6_W<'a, const O: u8> = crate::BitWriter<'a, u8, DDRG_SPEC, bool, O>;
65#[doc = "Field `PG7` reader - Pin G7"]
66pub type PG7_R = crate::BitReader<bool>;
67#[doc = "Field `PG7` writer - Pin G7"]
68pub type PG7_W<'a, const O: u8> = crate::BitWriter<'a, u8, DDRG_SPEC, bool, O>;
69impl R {
70 #[doc = "Bit 0 - Pin G0"]
71 #[inline(always)]
72 pub fn pg0(&self) -> PG0_R {
73 PG0_R::new((self.bits & 1) != 0)
74 }
75 #[doc = "Bit 1 - Pin G1"]
76 #[inline(always)]
77 pub fn pg1(&self) -> PG1_R {
78 PG1_R::new(((self.bits >> 1) & 1) != 0)
79 }
80 #[doc = "Bit 2 - Pin G2"]
81 #[inline(always)]
82 pub fn pg2(&self) -> PG2_R {
83 PG2_R::new(((self.bits >> 2) & 1) != 0)
84 }
85 #[doc = "Bit 3 - Pin G3"]
86 #[inline(always)]
87 pub fn pg3(&self) -> PG3_R {
88 PG3_R::new(((self.bits >> 3) & 1) != 0)
89 }
90 #[doc = "Bit 4 - Pin G4"]
91 #[inline(always)]
92 pub fn pg4(&self) -> PG4_R {
93 PG4_R::new(((self.bits >> 4) & 1) != 0)
94 }
95 #[doc = "Bit 5 - Pin G5"]
96 #[inline(always)]
97 pub fn pg5(&self) -> PG5_R {
98 PG5_R::new(((self.bits >> 5) & 1) != 0)
99 }
100 #[doc = "Bit 6 - Pin G6"]
101 #[inline(always)]
102 pub fn pg6(&self) -> PG6_R {
103 PG6_R::new(((self.bits >> 6) & 1) != 0)
104 }
105 #[doc = "Bit 7 - Pin G7"]
106 #[inline(always)]
107 pub fn pg7(&self) -> PG7_R {
108 PG7_R::new(((self.bits >> 7) & 1) != 0)
109 }
110}
111impl W {
112 #[doc = "Bit 0 - Pin G0"]
113 #[inline(always)]
114 #[must_use]
115 pub fn pg0(&mut self) -> PG0_W<0> {
116 PG0_W::new(self)
117 }
118 #[doc = "Bit 1 - Pin G1"]
119 #[inline(always)]
120 #[must_use]
121 pub fn pg1(&mut self) -> PG1_W<1> {
122 PG1_W::new(self)
123 }
124 #[doc = "Bit 2 - Pin G2"]
125 #[inline(always)]
126 #[must_use]
127 pub fn pg2(&mut self) -> PG2_W<2> {
128 PG2_W::new(self)
129 }
130 #[doc = "Bit 3 - Pin G3"]
131 #[inline(always)]
132 #[must_use]
133 pub fn pg3(&mut self) -> PG3_W<3> {
134 PG3_W::new(self)
135 }
136 #[doc = "Bit 4 - Pin G4"]
137 #[inline(always)]
138 #[must_use]
139 pub fn pg4(&mut self) -> PG4_W<4> {
140 PG4_W::new(self)
141 }
142 #[doc = "Bit 5 - Pin G5"]
143 #[inline(always)]
144 #[must_use]
145 pub fn pg5(&mut self) -> PG5_W<5> {
146 PG5_W::new(self)
147 }
148 #[doc = "Bit 6 - Pin G6"]
149 #[inline(always)]
150 #[must_use]
151 pub fn pg6(&mut self) -> PG6_W<6> {
152 PG6_W::new(self)
153 }
154 #[doc = "Bit 7 - Pin G7"]
155 #[inline(always)]
156 #[must_use]
157 pub fn pg7(&mut self) -> PG7_W<7> {
158 PG7_W::new(self)
159 }
160 #[doc = "Writes raw bits to the register."]
161 #[inline(always)]
162 pub unsafe fn bits(&mut self, bits: u8) -> &mut Self {
163 self.0.bits(bits);
164 self
165 }
166}
167#[doc = "Data Direction Register, Port G\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [ddrg](index.html) module"]
168pub struct DDRG_SPEC;
169impl crate::RegisterSpec for DDRG_SPEC {
170 type Ux = u8;
171}
172#[doc = "`read()` method returns [ddrg::R](R) reader structure"]
173impl crate::Readable for DDRG_SPEC {
174 type Reader = R;
175}
176#[doc = "`write(|w| ..)` method takes [ddrg::W](W) writer structure"]
177impl crate::Writable for DDRG_SPEC {
178 type Writer = W;
179 const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
180 const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
181}
182#[doc = "`reset()` method sets DDRG to value 0"]
183impl crate::Resettable for DDRG_SPEC {
184 const RESET_VALUE: Self::Ux = 0;
185}