avr_device/devices/atmega32u4/tc3/
timsk3.rs1#[doc = "Register `TIMSK3` reader"]
2pub struct R(crate::R<TIMSK3_SPEC>);
3impl core::ops::Deref for R {
4 type Target = crate::R<TIMSK3_SPEC>;
5 #[inline(always)]
6 fn deref(&self) -> &Self::Target {
7 &self.0
8 }
9}
10impl From<crate::R<TIMSK3_SPEC>> for R {
11 #[inline(always)]
12 fn from(reader: crate::R<TIMSK3_SPEC>) -> Self {
13 R(reader)
14 }
15}
16#[doc = "Register `TIMSK3` writer"]
17pub struct W(crate::W<TIMSK3_SPEC>);
18impl core::ops::Deref for W {
19 type Target = crate::W<TIMSK3_SPEC>;
20 #[inline(always)]
21 fn deref(&self) -> &Self::Target {
22 &self.0
23 }
24}
25impl core::ops::DerefMut for W {
26 #[inline(always)]
27 fn deref_mut(&mut self) -> &mut Self::Target {
28 &mut self.0
29 }
30}
31impl From<crate::W<TIMSK3_SPEC>> for W {
32 #[inline(always)]
33 fn from(writer: crate::W<TIMSK3_SPEC>) -> Self {
34 W(writer)
35 }
36}
37#[doc = "Field `TOIE3` reader - Timer/Counter3 Overflow Interrupt Enable"]
38pub type TOIE3_R = crate::BitReader<bool>;
39#[doc = "Field `TOIE3` writer - Timer/Counter3 Overflow Interrupt Enable"]
40pub type TOIE3_W<'a, const O: u8> = crate::BitWriter<'a, u8, TIMSK3_SPEC, bool, O>;
41#[doc = "Field `OCIE3A` reader - Timer/Counter3 Output Compare A Match Interrupt Enable"]
42pub type OCIE3A_R = crate::BitReader<bool>;
43#[doc = "Field `OCIE3A` writer - Timer/Counter3 Output Compare A Match Interrupt Enable"]
44pub type OCIE3A_W<'a, const O: u8> = crate::BitWriter<'a, u8, TIMSK3_SPEC, bool, O>;
45#[doc = "Field `OCIE3B` reader - Timer/Counter3 Output Compare B Match Interrupt Enable"]
46pub type OCIE3B_R = crate::BitReader<bool>;
47#[doc = "Field `OCIE3B` writer - Timer/Counter3 Output Compare B Match Interrupt Enable"]
48pub type OCIE3B_W<'a, const O: u8> = crate::BitWriter<'a, u8, TIMSK3_SPEC, bool, O>;
49#[doc = "Field `OCIE3C` reader - Timer/Counter3 Output Compare C Match Interrupt Enable"]
50pub type OCIE3C_R = crate::BitReader<bool>;
51#[doc = "Field `OCIE3C` writer - Timer/Counter3 Output Compare C Match Interrupt Enable"]
52pub type OCIE3C_W<'a, const O: u8> = crate::BitWriter<'a, u8, TIMSK3_SPEC, bool, O>;
53#[doc = "Field `ICIE3` reader - Timer/Counter3 Input Capture Interrupt Enable"]
54pub type ICIE3_R = crate::BitReader<bool>;
55#[doc = "Field `ICIE3` writer - Timer/Counter3 Input Capture Interrupt Enable"]
56pub type ICIE3_W<'a, const O: u8> = crate::BitWriter<'a, u8, TIMSK3_SPEC, bool, O>;
57impl R {
58 #[doc = "Bit 0 - Timer/Counter3 Overflow Interrupt Enable"]
59 #[inline(always)]
60 pub fn toie3(&self) -> TOIE3_R {
61 TOIE3_R::new((self.bits & 1) != 0)
62 }
63 #[doc = "Bit 1 - Timer/Counter3 Output Compare A Match Interrupt Enable"]
64 #[inline(always)]
65 pub fn ocie3a(&self) -> OCIE3A_R {
66 OCIE3A_R::new(((self.bits >> 1) & 1) != 0)
67 }
68 #[doc = "Bit 2 - Timer/Counter3 Output Compare B Match Interrupt Enable"]
69 #[inline(always)]
70 pub fn ocie3b(&self) -> OCIE3B_R {
71 OCIE3B_R::new(((self.bits >> 2) & 1) != 0)
72 }
73 #[doc = "Bit 3 - Timer/Counter3 Output Compare C Match Interrupt Enable"]
74 #[inline(always)]
75 pub fn ocie3c(&self) -> OCIE3C_R {
76 OCIE3C_R::new(((self.bits >> 3) & 1) != 0)
77 }
78 #[doc = "Bit 5 - Timer/Counter3 Input Capture Interrupt Enable"]
79 #[inline(always)]
80 pub fn icie3(&self) -> ICIE3_R {
81 ICIE3_R::new(((self.bits >> 5) & 1) != 0)
82 }
83}
84impl W {
85 #[doc = "Bit 0 - Timer/Counter3 Overflow Interrupt Enable"]
86 #[inline(always)]
87 #[must_use]
88 pub fn toie3(&mut self) -> TOIE3_W<0> {
89 TOIE3_W::new(self)
90 }
91 #[doc = "Bit 1 - Timer/Counter3 Output Compare A Match Interrupt Enable"]
92 #[inline(always)]
93 #[must_use]
94 pub fn ocie3a(&mut self) -> OCIE3A_W<1> {
95 OCIE3A_W::new(self)
96 }
97 #[doc = "Bit 2 - Timer/Counter3 Output Compare B Match Interrupt Enable"]
98 #[inline(always)]
99 #[must_use]
100 pub fn ocie3b(&mut self) -> OCIE3B_W<2> {
101 OCIE3B_W::new(self)
102 }
103 #[doc = "Bit 3 - Timer/Counter3 Output Compare C Match Interrupt Enable"]
104 #[inline(always)]
105 #[must_use]
106 pub fn ocie3c(&mut self) -> OCIE3C_W<3> {
107 OCIE3C_W::new(self)
108 }
109 #[doc = "Bit 5 - Timer/Counter3 Input Capture Interrupt Enable"]
110 #[inline(always)]
111 #[must_use]
112 pub fn icie3(&mut self) -> ICIE3_W<5> {
113 ICIE3_W::new(self)
114 }
115 #[doc = "Writes raw bits to the register."]
116 #[inline(always)]
117 pub unsafe fn bits(&mut self, bits: u8) -> &mut Self {
118 self.0.bits(bits);
119 self
120 }
121}
122#[doc = "Timer/Counter3 Interrupt Mask Register\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [timsk3](index.html) module"]
123pub struct TIMSK3_SPEC;
124impl crate::RegisterSpec for TIMSK3_SPEC {
125 type Ux = u8;
126}
127#[doc = "`read()` method returns [timsk3::R](R) reader structure"]
128impl crate::Readable for TIMSK3_SPEC {
129 type Reader = R;
130}
131#[doc = "`write(|w| ..)` method takes [timsk3::W](W) writer structure"]
132impl crate::Writable for TIMSK3_SPEC {
133 type Writer = W;
134 const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
135 const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
136}
137#[doc = "`reset()` method sets TIMSK3 to value 0"]
138impl crate::Resettable for TIMSK3_SPEC {
139 const RESET_VALUE: Self::Ux = 0;
140}