avr_device/devices/atmega4809/adc0/
calib.rs1#[doc = "Register `CALIB` reader"]
2pub struct R(crate::R<CALIB_SPEC>);
3impl core::ops::Deref for R {
4 type Target = crate::R<CALIB_SPEC>;
5 #[inline(always)]
6 fn deref(&self) -> &Self::Target {
7 &self.0
8 }
9}
10impl From<crate::R<CALIB_SPEC>> for R {
11 #[inline(always)]
12 fn from(reader: crate::R<CALIB_SPEC>) -> Self {
13 R(reader)
14 }
15}
16#[doc = "Register `CALIB` writer"]
17pub struct W(crate::W<CALIB_SPEC>);
18impl core::ops::Deref for W {
19 type Target = crate::W<CALIB_SPEC>;
20 #[inline(always)]
21 fn deref(&self) -> &Self::Target {
22 &self.0
23 }
24}
25impl core::ops::DerefMut for W {
26 #[inline(always)]
27 fn deref_mut(&mut self) -> &mut Self::Target {
28 &mut self.0
29 }
30}
31impl From<crate::W<CALIB_SPEC>> for W {
32 #[inline(always)]
33 fn from(writer: crate::W<CALIB_SPEC>) -> Self {
34 W(writer)
35 }
36}
37#[doc = "Field `DUTYCYC` reader - Duty Cycle"]
38pub type DUTYCYC_R = crate::BitReader<DUTYCYC_A>;
39#[doc = "Duty Cycle\n\nValue on reset: 0"]
40#[derive(Clone, Copy, Debug, PartialEq, Eq)]
41pub enum DUTYCYC_A {
42 #[doc = "0: 50% Duty cycle"]
43 DUTY50 = 0,
44 #[doc = "1: 25% Duty cycle"]
45 DUTY25 = 1,
46}
47impl From<DUTYCYC_A> for bool {
48 #[inline(always)]
49 fn from(variant: DUTYCYC_A) -> Self {
50 variant as u8 != 0
51 }
52}
53impl DUTYCYC_R {
54 #[doc = "Get enumerated values variant"]
55 #[inline(always)]
56 pub fn variant(&self) -> DUTYCYC_A {
57 match self.bits {
58 false => DUTYCYC_A::DUTY50,
59 true => DUTYCYC_A::DUTY25,
60 }
61 }
62 #[doc = "Checks if the value of the field is `DUTY50`"]
63 #[inline(always)]
64 pub fn is_duty50(&self) -> bool {
65 *self == DUTYCYC_A::DUTY50
66 }
67 #[doc = "Checks if the value of the field is `DUTY25`"]
68 #[inline(always)]
69 pub fn is_duty25(&self) -> bool {
70 *self == DUTYCYC_A::DUTY25
71 }
72}
73#[doc = "Field `DUTYCYC` writer - Duty Cycle"]
74pub type DUTYCYC_W<'a, const O: u8> = crate::BitWriter<'a, u8, CALIB_SPEC, DUTYCYC_A, O>;
75impl<'a, const O: u8> DUTYCYC_W<'a, O> {
76 #[doc = "50% Duty cycle"]
77 #[inline(always)]
78 pub fn duty50(self) -> &'a mut W {
79 self.variant(DUTYCYC_A::DUTY50)
80 }
81 #[doc = "25% Duty cycle"]
82 #[inline(always)]
83 pub fn duty25(self) -> &'a mut W {
84 self.variant(DUTYCYC_A::DUTY25)
85 }
86}
87impl R {
88 #[doc = "Bit 0 - Duty Cycle"]
89 #[inline(always)]
90 pub fn dutycyc(&self) -> DUTYCYC_R {
91 DUTYCYC_R::new((self.bits & 1) != 0)
92 }
93}
94impl W {
95 #[doc = "Bit 0 - Duty Cycle"]
96 #[inline(always)]
97 #[must_use]
98 pub fn dutycyc(&mut self) -> DUTYCYC_W<0> {
99 DUTYCYC_W::new(self)
100 }
101 #[doc = "Writes raw bits to the register."]
102 #[inline(always)]
103 pub unsafe fn bits(&mut self, bits: u8) -> &mut Self {
104 self.0.bits(bits);
105 self
106 }
107}
108#[doc = "Calibration\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [calib](index.html) module"]
109pub struct CALIB_SPEC;
110impl crate::RegisterSpec for CALIB_SPEC {
111 type Ux = u8;
112}
113#[doc = "`read()` method returns [calib::R](R) reader structure"]
114impl crate::Readable for CALIB_SPEC {
115 type Reader = R;
116}
117#[doc = "`write(|w| ..)` method takes [calib::W](W) writer structure"]
118impl crate::Writable for CALIB_SPEC {
119 type Writer = W;
120 const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
121 const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
122}
123#[doc = "`reset()` method sets CALIB to value 0"]
124impl crate::Resettable for CALIB_SPEC {
125 const RESET_VALUE: Self::Ux = 0;
126}