bl61x_pac/cci/
audio_pll_cfg0.rs

1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
#[doc = "Register `audio_pll_cfg0` reader"]
pub type R = crate::R<AUDIO_PLL_CFG0_SPEC>;
#[doc = "Register `audio_pll_cfg0` writer"]
pub type W = crate::W<AUDIO_PLL_CFG0_SPEC>;
#[doc = "Field `aupll_sdm_rstb` reader - "]
pub type AUPLL_SDM_RSTB_R = crate::BitReader;
#[doc = "Field `aupll_sdm_rstb` writer - "]
pub type AUPLL_SDM_RSTB_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `aupll_postdiv_rstb` reader - "]
pub type AUPLL_POSTDIV_RSTB_R = crate::BitReader;
#[doc = "Field `aupll_postdiv_rstb` writer - "]
pub type AUPLL_POSTDIV_RSTB_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `aupll_fbdv_rstb` reader - "]
pub type AUPLL_FBDV_RSTB_R = crate::BitReader;
#[doc = "Field `aupll_fbdv_rstb` writer - "]
pub type AUPLL_FBDV_RSTB_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `aupll_refdiv_rstb` reader - "]
pub type AUPLL_REFDIV_RSTB_R = crate::BitReader;
#[doc = "Field `aupll_refdiv_rstb` writer - "]
pub type AUPLL_REFDIV_RSTB_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `pu_aupll_postdiv` reader - "]
pub type PU_AUPLL_POSTDIV_R = crate::BitReader;
#[doc = "Field `pu_aupll_postdiv` writer - "]
pub type PU_AUPLL_POSTDIV_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `pu_aupll_fbdv` reader - "]
pub type PU_AUPLL_FBDV_R = crate::BitReader;
#[doc = "Field `pu_aupll_fbdv` writer - "]
pub type PU_AUPLL_FBDV_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `pu_aupll_clamp_op` reader - "]
pub type PU_AUPLL_CLAMP_OP_R = crate::BitReader;
#[doc = "Field `pu_aupll_clamp_op` writer - "]
pub type PU_AUPLL_CLAMP_OP_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `pu_aupll_pfd` reader - "]
pub type PU_AUPLL_PFD_R = crate::BitReader;
#[doc = "Field `pu_aupll_pfd` writer - "]
pub type PU_AUPLL_PFD_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `pu_aupll_cp` reader - "]
pub type PU_AUPLL_CP_R = crate::BitReader;
#[doc = "Field `pu_aupll_cp` writer - "]
pub type PU_AUPLL_CP_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `pu_aupll_sfreg` reader - "]
pub type PU_AUPLL_SFREG_R = crate::BitReader;
#[doc = "Field `pu_aupll_sfreg` writer - "]
pub type PU_AUPLL_SFREG_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `pu_aupll` reader - "]
pub type PU_AUPLL_R = crate::BitReader;
#[doc = "Field `pu_aupll` writer - "]
pub type PU_AUPLL_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `pu_aupll_clktree` reader - "]
pub type PU_AUPLL_CLKTREE_R = crate::BitReader;
#[doc = "Field `pu_aupll_clktree` writer - "]
pub type PU_AUPLL_CLKTREE_W<'a, REG> = crate::BitWriter<'a, REG>;
impl R {
    #[doc = "Bit 0"]
    #[inline(always)]
    pub fn aupll_sdm_rstb(&self) -> AUPLL_SDM_RSTB_R {
        AUPLL_SDM_RSTB_R::new((self.bits & 1) != 0)
    }
    #[doc = "Bit 1"]
    #[inline(always)]
    pub fn aupll_postdiv_rstb(&self) -> AUPLL_POSTDIV_RSTB_R {
        AUPLL_POSTDIV_RSTB_R::new(((self.bits >> 1) & 1) != 0)
    }
    #[doc = "Bit 2"]
    #[inline(always)]
    pub fn aupll_fbdv_rstb(&self) -> AUPLL_FBDV_RSTB_R {
        AUPLL_FBDV_RSTB_R::new(((self.bits >> 2) & 1) != 0)
    }
    #[doc = "Bit 3"]
    #[inline(always)]
    pub fn aupll_refdiv_rstb(&self) -> AUPLL_REFDIV_RSTB_R {
        AUPLL_REFDIV_RSTB_R::new(((self.bits >> 3) & 1) != 0)
    }
    #[doc = "Bit 4"]
    #[inline(always)]
    pub fn pu_aupll_postdiv(&self) -> PU_AUPLL_POSTDIV_R {
        PU_AUPLL_POSTDIV_R::new(((self.bits >> 4) & 1) != 0)
    }
    #[doc = "Bit 5"]
    #[inline(always)]
    pub fn pu_aupll_fbdv(&self) -> PU_AUPLL_FBDV_R {
        PU_AUPLL_FBDV_R::new(((self.bits >> 5) & 1) != 0)
    }
    #[doc = "Bit 6"]
    #[inline(always)]
    pub fn pu_aupll_clamp_op(&self) -> PU_AUPLL_CLAMP_OP_R {
        PU_AUPLL_CLAMP_OP_R::new(((self.bits >> 6) & 1) != 0)
    }
    #[doc = "Bit 7"]
    #[inline(always)]
    pub fn pu_aupll_pfd(&self) -> PU_AUPLL_PFD_R {
        PU_AUPLL_PFD_R::new(((self.bits >> 7) & 1) != 0)
    }
    #[doc = "Bit 8"]
    #[inline(always)]
    pub fn pu_aupll_cp(&self) -> PU_AUPLL_CP_R {
        PU_AUPLL_CP_R::new(((self.bits >> 8) & 1) != 0)
    }
    #[doc = "Bit 9"]
    #[inline(always)]
    pub fn pu_aupll_sfreg(&self) -> PU_AUPLL_SFREG_R {
        PU_AUPLL_SFREG_R::new(((self.bits >> 9) & 1) != 0)
    }
    #[doc = "Bit 10"]
    #[inline(always)]
    pub fn pu_aupll(&self) -> PU_AUPLL_R {
        PU_AUPLL_R::new(((self.bits >> 10) & 1) != 0)
    }
    #[doc = "Bit 11"]
    #[inline(always)]
    pub fn pu_aupll_clktree(&self) -> PU_AUPLL_CLKTREE_R {
        PU_AUPLL_CLKTREE_R::new(((self.bits >> 11) & 1) != 0)
    }
}
impl W {
    #[doc = "Bit 0"]
    #[inline(always)]
    #[must_use]
    pub fn aupll_sdm_rstb(&mut self) -> AUPLL_SDM_RSTB_W<AUDIO_PLL_CFG0_SPEC> {
        AUPLL_SDM_RSTB_W::new(self, 0)
    }
    #[doc = "Bit 1"]
    #[inline(always)]
    #[must_use]
    pub fn aupll_postdiv_rstb(&mut self) -> AUPLL_POSTDIV_RSTB_W<AUDIO_PLL_CFG0_SPEC> {
        AUPLL_POSTDIV_RSTB_W::new(self, 1)
    }
    #[doc = "Bit 2"]
    #[inline(always)]
    #[must_use]
    pub fn aupll_fbdv_rstb(&mut self) -> AUPLL_FBDV_RSTB_W<AUDIO_PLL_CFG0_SPEC> {
        AUPLL_FBDV_RSTB_W::new(self, 2)
    }
    #[doc = "Bit 3"]
    #[inline(always)]
    #[must_use]
    pub fn aupll_refdiv_rstb(&mut self) -> AUPLL_REFDIV_RSTB_W<AUDIO_PLL_CFG0_SPEC> {
        AUPLL_REFDIV_RSTB_W::new(self, 3)
    }
    #[doc = "Bit 4"]
    #[inline(always)]
    #[must_use]
    pub fn pu_aupll_postdiv(&mut self) -> PU_AUPLL_POSTDIV_W<AUDIO_PLL_CFG0_SPEC> {
        PU_AUPLL_POSTDIV_W::new(self, 4)
    }
    #[doc = "Bit 5"]
    #[inline(always)]
    #[must_use]
    pub fn pu_aupll_fbdv(&mut self) -> PU_AUPLL_FBDV_W<AUDIO_PLL_CFG0_SPEC> {
        PU_AUPLL_FBDV_W::new(self, 5)
    }
    #[doc = "Bit 6"]
    #[inline(always)]
    #[must_use]
    pub fn pu_aupll_clamp_op(&mut self) -> PU_AUPLL_CLAMP_OP_W<AUDIO_PLL_CFG0_SPEC> {
        PU_AUPLL_CLAMP_OP_W::new(self, 6)
    }
    #[doc = "Bit 7"]
    #[inline(always)]
    #[must_use]
    pub fn pu_aupll_pfd(&mut self) -> PU_AUPLL_PFD_W<AUDIO_PLL_CFG0_SPEC> {
        PU_AUPLL_PFD_W::new(self, 7)
    }
    #[doc = "Bit 8"]
    #[inline(always)]
    #[must_use]
    pub fn pu_aupll_cp(&mut self) -> PU_AUPLL_CP_W<AUDIO_PLL_CFG0_SPEC> {
        PU_AUPLL_CP_W::new(self, 8)
    }
    #[doc = "Bit 9"]
    #[inline(always)]
    #[must_use]
    pub fn pu_aupll_sfreg(&mut self) -> PU_AUPLL_SFREG_W<AUDIO_PLL_CFG0_SPEC> {
        PU_AUPLL_SFREG_W::new(self, 9)
    }
    #[doc = "Bit 10"]
    #[inline(always)]
    #[must_use]
    pub fn pu_aupll(&mut self) -> PU_AUPLL_W<AUDIO_PLL_CFG0_SPEC> {
        PU_AUPLL_W::new(self, 10)
    }
    #[doc = "Bit 11"]
    #[inline(always)]
    #[must_use]
    pub fn pu_aupll_clktree(&mut self) -> PU_AUPLL_CLKTREE_W<AUDIO_PLL_CFG0_SPEC> {
        PU_AUPLL_CLKTREE_W::new(self, 11)
    }
    #[doc = r" Writes raw bits to the register."]
    #[doc = r""]
    #[doc = r" # Safety"]
    #[doc = r""]
    #[doc = r" Passing incorrect value can cause undefined behaviour. See reference manual"]
    #[inline(always)]
    pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
        self.bits = bits;
        self
    }
}
#[doc = "audio_pll_cfg0.\n\nYou can [`read`](crate::generic::Reg::read) this register and get [`audio_pll_cfg0::R`](R).  You can [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero) this register using [`audio_pll_cfg0::W`](W). You can also [`modify`](crate::generic::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
pub struct AUDIO_PLL_CFG0_SPEC;
impl crate::RegisterSpec for AUDIO_PLL_CFG0_SPEC {
    type Ux = u32;
}
#[doc = "`read()` method returns [`audio_pll_cfg0::R`](R) reader structure"]
impl crate::Readable for AUDIO_PLL_CFG0_SPEC {}
#[doc = "`write(|w| ..)` method takes [`audio_pll_cfg0::W`](W) writer structure"]
impl crate::Writable for AUDIO_PLL_CFG0_SPEC {
    const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
    const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
}
#[doc = "`reset()` method sets audio_pll_cfg0 to value 0"]
impl crate::Resettable for AUDIO_PLL_CFG0_SPEC {
    const RESET_VALUE: Self::Ux = 0;
}