cortex_m/peripheral/
itm.rs1use core::cell::UnsafeCell;
6use core::ptr;
7
8use volatile_register::{RO, RW, WO};
9
10#[repr(C)]
12pub struct RegisterBlock {
13 pub stim: [Stim; 256],
15 reserved0: [u32; 640],
16 pub ter: [RW<u32>; 8],
18 reserved1: [u32; 8],
19 pub tpr: RW<u32>,
21 reserved2: [u32; 15],
22 pub tcr: RW<u32>,
24 reserved3: [u32; 75],
25 pub lar: WO<u32>,
27 pub lsr: RO<u32>,
29}
30
31pub struct Stim {
33 register: UnsafeCell<u32>,
34}
35
36impl Stim {
37 #[inline]
39 pub fn write_u8(&mut self, value: u8) {
40 unsafe { ptr::write_volatile(self.register.get() as *mut u8, value) }
41 }
42
43 #[inline]
45 pub fn write_u16(&mut self, value: u16) {
46 unsafe { ptr::write_volatile(self.register.get() as *mut u16, value) }
47 }
48
49 #[inline]
51 pub fn write_u32(&mut self, value: u32) {
52 unsafe { ptr::write_volatile(self.register.get(), value) }
53 }
54
55 #[cfg(not(armv8m))]
57 #[inline]
58 pub fn is_fifo_ready(&self) -> bool {
59 unsafe { ptr::read_volatile(self.register.get()) & 0b1 == 1 }
60 }
61
62 #[cfg(armv8m)]
64 #[inline]
65 pub fn is_fifo_ready(&self) -> bool {
66 unsafe { ptr::read_volatile(self.register.get()) & 0b11 != 0 }
70 }
71}