probe_rs/vendor/st/sequences/
stm32_armv7.rsuse std::sync::Arc;
use probe_rs_target::CoreType;
use crate::architecture::arm::{
component::TraceSink,
memory::{ArmMemoryInterface, CoresightComponent},
sequences::ArmDebugSequence,
ArmError, ArmProbeInterface, FullyQualifiedApAddress,
};
#[derive(Debug)]
pub struct Stm32Armv7 {}
impl Stm32Armv7 {
pub fn create() -> Arc<Self> {
Arc::new(Self {})
}
}
mod dbgmcu {
use crate::architecture::arm::{memory::ArmMemoryInterface, ArmError};
use bitfield::bitfield;
const DBGMCU: u64 = 0xE004_2000;
bitfield! {
pub struct Control(u32);
impl Debug;
pub u8, trace_mode, set_tracemode: 7, 6;
pub u8, trace_ioen, set_traceioen: 5;
pub u8, dbg_standby, enable_standby_debug: 2;
pub u8, dbg_stop, enable_stop_debug: 1;
pub u8, dbg_sleep, enable_sleep_debug: 0;
}
impl Control {
const ADDRESS: u64 = 0x04;
pub fn read(memory: &mut dyn ArmMemoryInterface) -> Result<Self, ArmError> {
let contents = memory.read_word_32(DBGMCU + Self::ADDRESS)?;
Ok(Self(contents))
}
pub fn write(&mut self, memory: &mut dyn ArmMemoryInterface) -> Result<(), ArmError> {
memory.write_word_32(DBGMCU + Self::ADDRESS, self.0)
}
}
}
impl ArmDebugSequence for Stm32Armv7 {
fn debug_device_unlock(
&self,
interface: &mut dyn ArmProbeInterface,
default_ap: &FullyQualifiedApAddress,
_permissions: &crate::Permissions,
) -> Result<(), ArmError> {
let mut memory = interface.memory_interface(default_ap)?;
let mut cr = dbgmcu::Control::read(&mut *memory)?;
cr.enable_standby_debug(true);
cr.enable_sleep_debug(true);
cr.enable_stop_debug(true);
cr.write(&mut *memory)?;
Ok(())
}
fn debug_core_stop(
&self,
memory: &mut dyn ArmMemoryInterface,
_core_type: CoreType,
) -> Result<(), ArmError> {
let mut cr = dbgmcu::Control::read(&mut *memory)?;
cr.enable_standby_debug(false);
cr.enable_sleep_debug(false);
cr.enable_stop_debug(false);
cr.write(&mut *memory)?;
Ok(())
}
fn trace_start(
&self,
interface: &mut dyn ArmProbeInterface,
components: &[CoresightComponent],
sink: &TraceSink,
) -> Result<(), ArmError> {
let mut memory = interface.memory_interface(&components[0].ap_address)?;
let mut cr = dbgmcu::Control::read(&mut *memory)?;
if matches!(sink, TraceSink::Tpiu(_) | TraceSink::Swo(_)) {
cr.set_traceioen(true);
cr.set_tracemode(0);
} else {
cr.set_traceioen(false);
cr.set_tracemode(0);
}
cr.write(&mut *memory)?;
Ok(())
}
}