Struct cortex_m::peripheral::scb::RegisterBlock [−][src]
Register block
Fields
icsr: RW<u32>
Interrupt Control and State
vtor: RW<u32>
Vector Table Offset (not present on Cortex-M0 variants)
aircr: RW<u32>
Application Interrupt and Reset Control
scr: RW<u32>
System Control
ccr: RW<u32>
Configuration and Control
shpr: [RW<u8>; 12]
System Handler Priority (word accessible only on Cortex-M0 variants)
On ARMv7-M, shpr[0]
points to SHPR1
On ARMv6-M, shpr[0]
points to SHPR2
shcrs: RW<u32>
System Handler Control and State
cfsr: RW<u32>
Configurable Fault Status (not present on Cortex-M0 variants)
hfsr: RW<u32>
HardFault Status (not present on Cortex-M0 variants)
dfsr: RW<u32>
Debug Fault Status (not present on Cortex-M0 variants)
mmfar: RW<u32>
MemManage Fault Address (not present on Cortex-M0 variants)
bfar: RW<u32>
BusFault Address (not present on Cortex-M0 variants)
afsr: RW<u32>
Auxiliary Fault Status (not present on Cortex-M0 variants)
cpacr: RW<u32>
Coprocessor Access Control (not present on Cortex-M0 variants)
Auto Trait Implementations
Blanket Implementations
impl<T> Any for T where
T: 'static + ?Sized,
[src]
T: 'static + ?Sized,
impl<T> Borrow<T> for T where
T: ?Sized,
[src]
T: ?Sized,
impl<T> BorrowMut<T> for T where
T: ?Sized,
[src]
T: ?Sized,
pub fn borrow_mut(&mut self) -> &mut T
[src]
impl<T> From<T> for T
[src]
impl<T, U> Into<U> for T where
U: From<T>,
[src]
U: From<T>,
impl<T> Same<T> for T
type Output = T
Should always be Self
impl<T, U> TryFrom<U> for T where
U: Into<T>,
[src]
U: Into<T>,
type Error = Infallible
The type returned in the event of a conversion error.
pub fn try_from(value: U) -> Result<T, <T as TryFrom<U>>::Error>
[src]
impl<T, U> TryInto<U> for T where
U: TryFrom<T>,
[src]
U: TryFrom<T>,